ASIC and FPGA Verification: A Guide to Component Modeling

ASIC and FPGA Verification: A Guide to Component Modeling

Richard Munden
Quanto ti piace questo libro?
Qual è la qualità del file?
Scarica il libro per la valutazione della qualità
Qual è la qualità dei file scaricati?
Richard Munden demonstrates how to create and use simulation models for verifying ASIC and FPGA designs and board-level designs that use off-the-shelf digital components. Based on the VHDL/VITAL standard, these models include timing constraints and propagation delays that are required for accurate verification of today's digital designs.ASIC and FPGA Verification: A Guide to Component Modeling expertly illustrates how ASICs and FPGAs can be verified in the larger context of a board or a system. It is a valuable resource for any designer who simulates multi-chip digital designs.*Provides numerous models and a clearly defined methodology for performing board-level simulation.*Covers the details of modeling for verification of both logic and timing.*First book to collect and teach techniques for using VHDL to model "off-the-shelf" or "IP" digital components for use in FPGA and board-level design verification.
Categorie:
Anno:
2004
Edizione:
First Edition
Casa editrice:
Morgan Kaufmann
Lingua:
english
Pagine:
337
ISBN 10:
0125105819
ISBN 13:
9780125105811
Collana:
Systems on Silicon
File:
PDF, 3.09 MB
IPFS:
CID , CID Blake2b
english, 2004
Leggi Online
La conversione in è in corso
La conversione in non è riuscita

Termini più frequenti